1000V, 12A, 30MHz

**DRF1203** 

# MOSFET Driver Hvbrid

The DRF1203 hybrid includes a high power gate driver and the power MOSFET. The driver output can be configured as Inverting and Non-Inverting. It was designed to provide the system designer increased flexibility and lowered cost over a non-integrated solution.



### **FEATURES**

- Switching Frequency: DC TO 30MHz
- Low Pulse Width Distortion
- Single Power Supply
- 1V CMOS Schmitt Trigger Input 1V Hysteresis
- · Inverting Non-Inverting Select
- RoHS Compliant

- · Switching Speed 3-4ns
- B<sub>Vds</sub> = 1Kv
- I<sub>ds</sub> = 12A avg.
- R<sub>ds(on)</sub> ≤ .90 Ohm
- P<sub>D</sub> = 560W

#### **TYPICAL APPLICATIONS**

- · Class C, D and E RF Generators
- · Switch Mode Power Amplifiers
- Pulse Generators
- Ultrasound Transducer Drivers
- · Acoustic Optical Modulators

## **Driver Absolute Maximum Ratings**

| Symbol               | Parameter                         | Ratings   | Unit |
|----------------------|-----------------------------------|-----------|------|
| $V_{_{\mathrm{DD}}}$ | Supply Voltage                    | 18        | \/   |
| IN, FN               | Input Single Voltages             | 7 to +5.5 | V    |
| I <sub>O PK</sub>    | Output Current Peak               | 8         | Α    |
| T <sub>JMAX</sub>    | Operating and Storage Temperature | 175       | °C   |

# **Driver Specifications**

| Symbol               | Parameter                  | Min | Тур  | Max | Unit |
|----------------------|----------------------------|-----|------|-----|------|
| $V_{_{\mathrm{DD}}}$ | Supply Voltage             | 8   | 15   | 18  |      |
| IN                   | Input Voltage              | 3   |      | 5.5 | V    |
| IN <sub>(R)</sub>    | Input Voltage Rising Edge  |     | 3    |     |      |
| IN <sub>(F)</sub>    | Input Voltage Falling Edge |     | 3    |     | ns   |
| I <sub>DDQ</sub>     | Quiescent Current          |     | 2    |     | mA   |
| I <sub>o</sub>       | Output Current             |     | 8    |     | Α    |
| C <sub>oss</sub>     | Output Capacitance         |     | 2500 |     |      |
| C <sub>iss</sub>     | Input Capacitance          |     | 3    |     | pF   |
| R <sub>IN</sub>      | Input Parallel Resistance  |     | 1    |     | mΩ   |
| $V_{T(ON)}$          | Input, Low to High Out     | 0.8 |      | 1.1 | V    |
| $V_{T(OFF)}$         | Input, High to Low Out     | 1.9 |      | 2.2 | ľ    |
| T <sub>DLY</sub>     | Time Delay (throughput)    |     | 38   |     | ns   |
| t <sub>r</sub>       | Rise Time                  |     | 5    |     |      |
| t <sub>f</sub>       | Fall Time                  |     | 5    |     | ns   |
| T <sub>D</sub>       | Prop. Delay                |     | 35   |     |      |

#### **MOSFET Absolute Maximum Ratings**

**DRF1203** 

|   | Symbol Parameter    |                                                 | Min  | Тур  | Max | Unit |
|---|---------------------|-------------------------------------------------|------|------|-----|------|
|   | $BV_{DSS}$          | Drain Source Voltage                            | 1000 |      |     | V    |
| Ī | I <sub>D</sub>      | Continuous Drain Current T <sub>HS</sub> = 25°C |      |      | 12  | Α    |
| ĺ | R <sub>DS(on)</sub> | Drain-Source On State Resistance                |      | 0.90 |     | Ω    |

# **Dynamic Characteristics**

| Symbol           | Parameter                    | Min | Тур  | Max | Unit |
|------------------|------------------------------|-----|------|-----|------|
| C <sub>iss</sub> | Input Capacitance            |     | 2000 |     |      |
| C <sub>oss</sub> | Output Capacitance           |     | 165  |     | pF   |
| C <sub>rss</sub> | Reverse Transfer Capacitance |     | 75   |     |      |

#### **Thermal Characteristics**

| Symbol             | Parameter                                            | Ratings    | Unit |
|--------------------|------------------------------------------------------|------------|------|
| $R_{	heta_JC}$     | Thermal Resistance Junction to Case                  | 0.10       | °C/W |
| $R_{\theta_{JHS}}$ | Thermal Resistance Junction to Heat Sink             | 0.27       | C/VV |
| T <sub>JSTG</sub>  | Storage Temperature                                  | -55 to 175 | °C   |
| P <sub>D</sub>     | Maximum Power Dissipation @ T <sub>SINK</sub> = 25°C | 560        | w    |
| P <sub>DC</sub>    | Total Power Dissipation @ T <sub>C</sub> = 25°C      | 1490       | l ** |

Microsemi reserves the right to change, without notice, the specifications and information contained herein.



Figure 1, DRF1203 Simplified Circuit Diagram

The Simplified DRF1203 Circuit Diagram is illustrated above. By including the driver high speed by-pass capacitor (C1), their contribution to the internal parasitic loop inductance of the driver output is greatly reduced. This, coupled with the tight geometry of the hybrid, allows optimal gate drive to the MOSFET. This low parasitic approach, coupled with the Schmitt trigger input (IN), Kelvin signal ground (SG) and the Anti-Ring Function, provide improved stability and control in Kilowatt to Multi-Kilowatt, high Frequency applications. The IN pin is the input for the control signal and is applied to a Schmitt Trigger. Both the FN and IN pins are referenced to the Kelvin ground (SG.) The signal is then applied to the intermediate drivers and level shifters; this section contains proprietary circuitry designed specifically for the ring abatement. The power drivers provide high current to the gate of the MOSFETS.

The Function (FN, pin 3) is the invert or non-invert select Pin, it is Internally held high, Normally Non-inverting.

| Truth Table *Referenced to SG           |      |          |            |  |
|-----------------------------------------|------|----------|------------|--|
| FN (pin 3)* IN (pin 4)* MOSFET Function |      | Function |            |  |
| HIGH                                    | HIGH | ON       | Non-Invert |  |
| HIGH                                    | LOW  | OFF      | Non-Invert |  |
| LOW                                     | HIGH | OFF      | Inverting  |  |
| LOW                                     | LOW  | ON       | Inverting  |  |



Figure 2, DRF1203 Test Circuit

The Test Circuit illustrated above was used to evaluate the DRF1203 (available as an evaluation Board DRF12XX / EVALSW.) The input control signal is applied to the DRF1203 via IN(4) and SG(5) pins using RG188. This provides excellent noise immunity and control of the signal ground currents.

The + $V_{DD}$  inputs (2,6) are by-passed (C1,C2, C4-C9), this is in addition to the internal by-passing mentioned previously. The capacitors used for this function must be capable of supporting the RMS currents and frequency of the gate load. A 50 $\Omega$  (R4) load is used to evaluate the output performance of the DRF1203.

| Pin Assignments |         |  |
|-----------------|---------|--|
| Pin 1           | Ground  |  |
| Pin 2           | U1 +Vdd |  |
| Pin 3           | FN      |  |
| Pin 4           | U1 IN   |  |
| Pin 5           | U1 SG   |  |
| Pin 6           | U1 +Vdd |  |
| Pin 7           | Ground  |  |
| Pin 8           | Source  |  |
| Pin 9           | Drain   |  |
| Pin 10          | Source  |  |



All dimensions are ± .005

Figure 3, DRF1203 Mechanical Outline